Skip to content

Commit d9ba4fd

Browse files
committed
Remove references to ilang
1 parent b01592a commit d9ba4fd

File tree

9 files changed

+14
-14
lines changed

9 files changed

+14
-14
lines changed

examples/bitcnt/test_eq.sby

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -8,7 +8,7 @@ smtbmc yices
88

99
[script]
1010
read_verilog -sv test_eq.sv
11-
read_ilang mutated.il
11+
read_rtlil mutated.il
1212
prep -top miter
1313
fmcombine miter ref uut
1414
flatten

examples/bitcnt/test_fm.sby

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -8,7 +8,7 @@ smtbmc boolector
88

99
[script]
1010
read_verilog -sv test_fm.sv
11-
read_ilang mutated.il
11+
read_rtlil mutated.il
1212
prep -top testbench
1313
flatten
1414
opt -fast

examples/picorv32_primes/eq_bmc.sby

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -16,7 +16,7 @@ smtbmc yices
1616
output("verilog_defines -Dmutidx=%s" % task)
1717
--pycode-end--
1818
read_verilog -sv miter.sv
19-
read_ilang mutated.il
19+
read_rtlil mutated.il
2020
prep -top miter
2121
fmcombine miter ref uut
2222
flatten

examples/picorv32_primes/eq_bmc.sh

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -4,11 +4,11 @@ exec 2>&1
44
set -ex
55

66
{
7-
echo "read_ilang ../../database/design.il"
7+
echo "read_rtlil ../../database/design.il"
88
while read -r idx mut; do
99
echo "mutate -ctrl mutsel 8 ${idx} ${mut#* }"
1010
done < input.txt
11-
echo "write_ilang mutated.il"
11+
echo "write_rtlil mutated.il"
1212
} > mutate.ys
1313

1414
yosys -ql mutate.log mutate.ys

examples/picorv32_primes/eq_sim3.sby

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -16,7 +16,7 @@ abc sim3
1616
output("verilog_defines -Dmutidx=%s" % task)
1717
--pycode-end--
1818
read_verilog -sv miter.sv
19-
read_ilang mutated.il
19+
read_rtlil mutated.il
2020
prep -top miter
2121
fmcombine miter ref uut
2222

examples/picorv32_primes/eq_sim3.sh

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -4,11 +4,11 @@ exec 2>&1
44
set -ex
55

66
{
7-
echo "read_ilang ../../database/design.il"
7+
echo "read_rtlil ../../database/design.il"
88
while read -r idx mut; do
99
echo "mutate -ctrl mutsel 8 ${idx} ${mut#* }"
1010
done < input.txt
11-
echo "write_ilang mutated.il"
11+
echo "write_rtlil mutated.il"
1212
} > mutate.ys
1313

1414
yosys -ql mutate.log mutate.ys

examples/picorv32_primes/sim_simple.sh

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -6,7 +6,7 @@ exec 2>&1
66
set -ex
77

88
{
9-
echo "read_ilang ../../database/design.il"
9+
echo "read_rtlil ../../database/design.il"
1010
while read -r idx mut; do
1111
echo "mutate -ctrl mutsel 8 ${idx} ${mut#* }"
1212
done < input.txt

mcy.py

Lines changed: 3 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -283,7 +283,7 @@ def reset_status(db, cfg, do_reset=False):
283283

284284
log_step("Creating additional mutations script file.")
285285
with open("database/mutations2.ys", "w") as f:
286-
print("read_ilang database/design.il", file=f)
286+
print("read_rtlil database/design.il", file=f)
287287
print(f"mutate -list {cfg.opt_size} -seed {cfg.opt_seed} -none{''.join(' -cfg %s %d' % (k, v) for k, v, in sorted(cfg.mutopts.items()))}{' -mode ' + cfg.opt_mode if cfg.opt_mode else ''} -o database/mutations2.txt -s database/sources.txt{' ' + ' '.join(cfg.select) if len(cfg.select) else ''}", file=f)
288288

289289
log_step("Creating additional mutations.")
@@ -473,15 +473,15 @@ def init_command(force, nosetup, trace):
473473
with open("database/design.ys", "w") as f:
474474
for line in cfg.script:
475475
print(line, file=f)
476-
print("write_ilang database/design.il", file=f)
476+
print("write_rtlil database/design.il", file=f)
477477

478478
log_step("Creating design RTL.")
479479
task = Task("yosys -ql database/design.log database/design.ys")
480480
task.wait()
481481

482482
log_step("Creating mutations script file.")
483483
with open("database/mutations.ys", "w") as f:
484-
print("read_ilang database/design.il", file=f)
484+
print("read_rtlil database/design.il", file=f)
485485
print(f"mutate -list {cfg.opt_size} -seed {cfg.opt_seed} -none{''.join(' -cfg %s %d' % (k, v) for k, v, in sorted(cfg.mutopts.items()))}{' -mode ' + cfg.opt_mode if cfg.opt_mode else ''} -o database/mutations.txt -s database/sources.txt{' ' + ' '.join(cfg.select) if len(cfg.select) else ''}", file=f)
486486

487487
log_step("Creating mutations.")

scripts/create_mutated.sh

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -68,15 +68,15 @@ if [[ ( "$output_file" == *.v ) ]]; then
6868
elif [[ ( "$output_file" == *.sv ) ]]; then
6969
write_cmd="write_verilog -norename -sv $output_file"
7070
elif [[ ( "$output_file" == *.il ) ]]; then
71-
write_cmd="write_ilang $output_file"
71+
write_cmd="write_rtlil $output_file"
7272
else
7373
echo "Unrecognized file extension: '$output_file' (this script can write .v, .sv and .il files)" 1>&2
7474
# usage 1>&2
7575
exit 1
7676
fi
7777

7878
{
79-
echo "read_ilang $design_file"
79+
echo "read_rtlil $design_file"
8080
while read -r idx mut; do
8181
if [[ "$use_ctrl" -eq 1 ]]; then
8282
echo "mutate -ctrl mutsel ${ctrl_width} ${idx} ${mut#* }"

0 commit comments

Comments
 (0)